# UNIVERSITY OF VICTORIA EXAMINATIONS FALL 2005

# C SC 230 - Introduction to Computer Architecture and Assembly Language

| STUDENT NUMBER:                         |
|-----------------------------------------|
| FIME: 3 hours                           |
| NSTRUCTORS: M. Serra and R. N. Horspool |

**TOTAL MARKS: 112** 

#### TO BE ANSWERED ON THE PAPER

| Question No. | Value | Mark | Question No. | Value | Mark |
|--------------|-------|------|--------------|-------|------|
| 1            | 8     |      | 7            | 12    |      |
| . 2          | 10    |      | 8            | 15    |      |
| 3            | 10    |      | 9            | 12    |      |
| 4            | 5     |      | 10           | 12    |      |
| 5            | 13    |      | 11           | 6     |      |
| 6            | 9     |      | TOTAL        | 112   |      |

#### **INSTRUCTIONS:**

- 1. STUDENTS MUST COUNT THE NUMBER OF PAGES IN THIS EXAMINATION PAPER BEFORE BEGINNING TO WRITE, AND REPORT ANY DISCREPANCY IMMEDIATELY TO THE INVIGILATOR
- 2. This examination paper consists of 14 pages including this cover page.
- 3. No aids are permitted. However, a handout describing the ARM instruction set is provided for your use.
- 4. The marks assigned to each question and to each part of a question are shown within square brackets. Partial marks are available for all questions
- 5. Please be precise but brief, and use point form where appropriate.
- 6. It is strongly recommended that you read the entire exam through from beginning to end before beginning to answer the questions.

Question 1. [8] You have seen this diagram before, showing some possible interconnections between peripheral devices and a processor using interfaces. In the second test, you gave a brief description of the possible schemes of communications often applied between either the processor and interfaces (polling or interrupts) or between the interfaces and the devices (strobes or a full handshake protocol).



(a) [5] Consider the timing diagram below describing the timing events for an *output handshaking protocol* using *interlocked mode*, as discussed in the lectures and explain precisely where it applies, what happens at every step, why, what the signals mean and anything else, briefly, to show your understanding.



|   |  | • |
|---|--|---|
|   |  |   |
| • |  |   |
|   |  |   |
|   |  |   |
|   |  | • |
|   |  |   |
|   |  |   |
|   |  |   |
|   |  |   |
|   |  |   |
|   |  |   |

cate whether it is true (T) or false (F).

| Big-endian architectures have the sign bit in the byte with the biggest address                                                                 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| In two's complement representation, there are fewer positive numbers than negative numbers                                                      |  |
| In two's complement representation, the result of performing an arithmetic shift right by one place on the value -1 leaves that value unchanged |  |
| In floating point arithmetic, it is possible that the expressions a+b+c and c+b+a give different results                                        |  |
| Each device attached to the computer requires a separate interrupt routine                                                                      |  |
| Every instruction must occupy the same number of bytes of memory                                                                                |  |
| A data hazard occurs if the result of an arithmetic operation is too large to be held in the result register                                    |  |
| A page fault interrupt occurs if a parity error is detected while reading a page from disk                                                      |  |
| An interrupt routine on the ARM processor can itself be interrupted                                                                             |  |
| A subroutine must always return control to its caller                                                                                           |  |

**Question 3. [10]** [Consider a main memory of 32K words (=  $2^{15}$ words), addressable by 16-bit addresses, to be viewed as 2K blocks (=  $2^{11}$  blocks) of 16 words each, ( $2^{11}$  blocks x  $2^4$  words =  $2^{15}$ words), as shown in the figure below. Consider also a cache consisting of 64 blocks of 16 words each, for a total of 1024 (1K) words.



(a) [2] Assume that a direct mapping configuration is used for the cache organization. Describe precisely how and where a generic block K from memory is loaded into the cache by summarizing the general strategy and giving the block number in the cache which corresponds to block K. The figure above shows the blocks in the direct mapped cache in the centre.

| (b) | ) [2] Show that you understand the strategy by giving the cache block numbers assigned to the | e following   |
|-----|-----------------------------------------------------------------------------------------------|---------------|
|     | sequence of blocks fetched from memory - the blocks are fetched in the order as written from  | left to right |
|     | (there might be collisions).                                                                  |               |

| Memory Block # | 1 | 65 | 200 | 202 | 128 | 265 |
|----------------|---|----|-----|-----|-----|-----|
| Cache Block #  |   |    |     |     |     |     |

| (c) | [2] Assume now that a set associative mapping organization is used for the same cache, seen as 16 sets of |
|-----|-----------------------------------------------------------------------------------------------------------|
|     | 4 blocks each. Describe precisely how the mapping is configured and state how and where a generic         |
|     | block K from memory is loaded into the cache. The figure above also shows the blocks and set numbers      |
|     | for the set associative mapped cache on the left.                                                         |

| Memory Block # | 0 | 1 | 65 | 200 | 202 | 128 | 265 |
|----------------|---|---|----|-----|-----|-----|-----|
| Cache Set #    |   |   |    |     |     |     |     |
| Cache Block #  |   |   |    |     |     |     |     |

- the blocks are fetched in the order as written from left to right (there might be collisions).

## Question 4. [5] You are given the following scenario:

- a processor has on-chip cache and memory accessible through the system bus;
- · execution time for a program is directly proportional to instruction access time;
- access to an instruction in the cache is 50 times faster than access to an instruction in the main memory;
- a requested instruction is found in the cache with probability 0.96;
- if an instruction is not found in the cache, it must first be fetched from main memory to the cache and then fetched from the cache to be executed thus the total is 1 memory access + 1 cache access.

| Compute the ratio of program execution time without the cache to execution time with | the cache – this ratio |
|--------------------------------------------------------------------------------------|------------------------|
| is usually defined as the speed-up factor resulting from the presence of the cache.  |                        |

Question 5. [13] A computer uses a direct-mapped cache between the main memory and the processor. It contains eight 32-bit words, each with a tag. When a miss occurs during a read operation, the requested word is read from memory and sent both to the processor and copied into the cache. The rightmost 5 bits of the memory addresses are used to compute the cache block numbers. Consider the following ARM code:

00000A00 [1] HERE:LDR R1,[R2,#4]! 00000A04 [2] SUB R3,R3,#1 00000A08 [3] BNE HERE

The numbers on the left side are the addresses where the instructions have been loaded in memory, while the second column of numbers in square brackets denotes a line number. Before execution, registers R1, R2, and R3 contain  $0 \times 0000$ ,  $0 \times 0A08$ , and  $0 \times 0003$ , respectively. The contents of the relevant portion of memory with addresses are shown on the right hand side of the figure below, with all entries in hexadecimal notation.



(a) [9] Show the contents of the cache after each instruction. To help you (and to help marking), there are many drawings of the cache for you to fill. You should leave the tag parts blank.



|                                                               |                 |              |               | •           |
|---------------------------------------------------------------|-----------------|--------------|---------------|-------------|
| tion 6. [9]                                                   |                 |              |               |             |
| hich can reduce the perform<br>eir definitions, perhaps using |                 |              | hazards are p | ossible and |
| en demitions, pernaps using                                   | an example as w | · <b>y •</b> |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              | · .           |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |
|                                                               |                 |              |               |             |

(b) [2] Suppose that you need to execute 152 processes and that each process requires 12 clock cycles. In total, the 152 processes would take  $152 \times 12 = 1,824$  clock cycles.

Now suppose that you are given a pipeline with 8 stages to perform the processes, as drawn below.



| How many clock how you calcula | c cycles will it take if ther ted it.                     | e are no hazards? Sh                                  | ow the answer as a m   | umber and also show |
|--------------------------------|-----------------------------------------------------------|-------------------------------------------------------|------------------------|---------------------|
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        | ,                   |
| 101 117                        |                                                           | * . 3*                                                | 1. (1                  |                     |
| e) [2] when evalua             | iting the performance of a                                | i pipeline, we calculate $T_{annial}$                 | te the possible speed  | up as the ratio:    |
|                                | $S_{I}$                                                   | $peedup = \frac{T_{serial}}{T_{pipeline}}$            |                        |                     |
| What is the spee               | dup that can be obtained                                  |                                                       | part (b)?              |                     |
|                                | A                                                         | L L                                                   |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
| I) [2] In general, th          | ne speedup can be calculat                                | ted as:                                               |                        |                     |
| , , , ,                        | Speedup                                                   | $p = \frac{T_{serial}}{T_{pipeline}} = \frac{m}{m+1}$ | <u>× N</u><br>N − 1    |                     |
|                                | is the number of stages in a t $N \gg m$ , what can you s | pipeline and N deno                                   | tes the number of iter |                     |
|                                |                                                           |                                                       |                        |                     |
| •                              |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        | •                   |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |
|                                |                                                           |                                                       |                        |                     |

**Question 7. [12]** The figure below, copied from your textbook, shows a possible view of Virtual Memory. Yet the label "Virtual Memory" does not explicitly appear anywhere.



| Disk storage                                       |  |
|----------------------------------------------------|--|
| (a) [2] Give a brief definition of Virtual Memory. |  |
|                                                    |  |
|                                                    |  |
| (b) [2] What benefits does Virtual Memory provide? |  |
|                                                    |  |
|                                                    |  |
| (c) [2] What is the function of the MMU?           |  |
|                                                    |  |
|                                                    |  |
| (d) [2] What is the function of DMA?               |  |
|                                                    |  |
|                                                    |  |

| 2] Is the presence of DMA                                                              |                                                                                 |                                                      |                                 |              |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------|--------------|
|                                                                                        |                                                                                 |                                                      |                                 |              |
| •                                                                                      |                                                                                 |                                                      |                                 |              |
|                                                                                        | •                                                                               |                                                      |                                 |              |
|                                                                                        |                                                                                 |                                                      |                                 |              |
| 2] In a system design, shooth? Why?                                                    | ould Virtual Memory b                                                           | e considered a                                       | component of hardw              | are, softwar |
|                                                                                        |                                                                                 |                                                      |                                 |              |
|                                                                                        |                                                                                 |                                                      |                                 |              |
|                                                                                        |                                                                                 |                                                      |                                 |              |
|                                                                                        |                                                                                 |                                                      |                                 |              |
|                                                                                        |                                                                                 | -                                                    |                                 |              |
| stion 8. [15] The subroutin ix to be all zeroes, except f                              |                                                                                 |                                                      |                                 | 100          |
| ne. For example, a $3 \times 3$ r                                                      | matrix should be initial                                                        | ized to the value                                    | es shown on the                 | 1            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i>                         | ized to the value subroutine. It is                  | s shown on the                  | i            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i>                         | ized to the value subroutine. It is                  | s shown on the                  | i            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i>                         | ized to the value subroutine. It is                  | s shown on the                  | ł            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i>                         | ized to the value subroutine. It is                  | s shown on the                  | i            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i>                         | ized to the value subroutine. It is                  | s shown on the                  | i            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i>                         | ized to the value subroutine. It is                  | s shown on the                  | ł            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is                  | es shown on the called with two | ł            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | natrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is ue of <i>N</i> . | es shown on the called with two | i            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | matrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is ue of <i>N</i> . | es shown on the called with two | i            |
| ne. For example, a 3 × 3 r<br>5] Provide high-level pseu-                              | matrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is ue of N.         | es shown on the called with two | 010          |
| ne. For example, a 3 × 3 r.<br>5. Provide high-level pseu-                             | matrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is ue of N.         | es shown on the called with two | i            |
| ne. For example, a 3 × 3 r. t.  [5] Provide high-level pseudarameters – a N × N matrix | matrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is ue of N.         | es shown on the called with two |              |
| ne. For example, a 3 × 3 r.<br>t.<br>5] Provide high-level pseu-                       | matrix should be initial docode for the <i>Identity</i> of integers and the val | ized to the value subroutine. It is ue of N.         | es shown on the called with two | 1            |

(b) [10] Provide ARM code for the *Identity* subroutine which matches, as closely as possible, your pseudocode given as the answer to part (a). The address of the matrix is passed in R1 and N is passed in R2. No result is returned in any register. The matrix elements are arranged consecutively in memory so that an element A[i, j] has the address  $A + (i \times N + j) \times 4$ , where  $0 \le i < N$ ,  $0 \le j < N$ .

```
; Identity(MatrixAddress, N)
; initializes a N by N matrix at address MatrixAddress to be
; an identity matrix. On entry, R1 = MatrixAddress, R2 = N.
Identity:
    stmfd sp!,{r0-r10,lr} ; save all registers
```

ldmfd sp!,{r0-r10,pc} ; restore registers and return

| trated | by the following two versions of a function for summing the elements of an array.                                                                                                                                                                                                                          |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <pre>int Sum1( int *A, int N ) {     int i, s;     i = s = 0;     while( i<n )="" +="A[i];" i++;="" pre="" return="" s="" s;="" {="" }="" }<=""> int Sum2( int *A, int N ) {     int *AEnd, s;     s = 0;     AEnd = A+N;     while( A &lt; AEnd ) {         s += *A; A++;     }     return s; }</n></pre> |
| (a) [2 | What is the C datatype of A in Sum1 and Sum2? Tick the most appropriate answer below:                                                                                                                                                                                                                      |
|        | int array of int pointer to int pointer to array of int                                                                                                                                                                                                                                                    |
|        | Assuming that A, N, i and s are held in registers R1, R2, R3 and R4 respectively, give the ARM seembly language code which corresponds to the two statements $s += A[i]$ ; $i++$ ; in Sum1.                                                                                                                |
| –      | B] Assuming that A, N, AEnd and s are held in registers R1, R2, R3 and R4 respectively, give the ARM seembly language code which corresponds to the two statements s+=*A; A++; in Sum2.                                                                                                                    |
|        |                                                                                                                                                                                                                                                                                                            |
|        | 2] Suppose that <i>Sum2</i> is called with the values 0×A000 for A and 7 for N. What value, in hexadecimal stored in variable AEnd by the statement which initializes it? Tick the correct answer.                                                                                                         |
|        | 0xA01C 0xA028 0xA018 0aA007                                                                                                                                                                                                                                                                                |
|        | An experienced C programmer would probably write the single statement $s += *A++;$ instead one two statements $s += *A;$ $A++;$ in <i>Sum2</i> . Explain what the expression *A++ means.                                                                                                                   |
|        |                                                                                                                                                                                                                                                                                                            |

Question 9. [12] The C language provides two different ways to process the elements of an array, as illus-

Question 10. [12] For each description or phrase listed in the second table, write the number of the item from the first table which is the closest match. (Each item in the first table can be used only once.)

| 1 | Register                 |
|---|--------------------------|
| 2 | Cache                    |
| 3 | Dynamic RAM (DRAM)       |
| 4 | Synchronous DRAM (SDRAM) |
| 5 | Interrupt mask           |
| 6 | Pipeline                 |

| 7  | Condition codes                    |
|----|------------------------------------|
| 8  | Handshake                          |
| 9  | Strobe                             |
| 10 | Multiplexer                        |
| 11 | Bus                                |
| 12 | Translation Lookaside Buffer (TLB) |

Write each number in the column on the right

| A series of partially executed instructions in the CPU                                |  |
|---------------------------------------------------------------------------------------|--|
| A group of lines which connects several devices                                       |  |
| A small high speed memory holding copies of memory blocks                             |  |
| A cache of recent translations performed by the memory management unit (MMU)          |  |
| Capture the values on a series of data lines and store them in a buffer               |  |
| A high speed storage element holding one word of data                                 |  |
| A protocol for controlling data transfers on the bus                                  |  |
| Memory whose operation is controlled with a clock signal                              |  |
| The results of a recently executed operation, commonly kept in the N, Z, V and C bits |  |
| A circuit which selects one of its many output lines to hold the value 1              |  |
| Memory which does not retain its state indefinitely without being refreshed           |  |
| A set of bits which enable/disable interrupts                                         |  |
|                                                                                       |  |

## Question 11. [6]

| (a) Given the integers +12 <sub>10</sub> and -12 <sub>10</sub> , give their 2's complement 4-bit binary representation. | +12 <sub>10</sub> =2 -12 <sub>10</sub> =2 |
|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| (b) Assuming a 2's complement 8-bit binary representation, give the decimal equivalent of $5A_{16}$ and $A5_{16}$       | 5A <sub>16</sub> =                        |
| (c) Give the hexadecimal equivalent of the 8-bit binary number 10100101.                                                | 10100101 <sub>2</sub> =16                 |
| (d) Given the hexadecimal number A5 <sub>16</sub> , give its decimal representation assuming it is an unsigned integer. | A5 <sub>16</sub> =10                      |

|    | Ope                              | Operand 2                     |
|----|----------------------------------|-------------------------------|
|    | Immediate value                  | # <immed_8></immed_8>         |
| 4  | Logical shift left immediate     | Rm, LSL # <immed_5></immed_5> |
| Pg | Logical shift right immediate    | Rm, LSR # <immed_5></immed_5> |
| 0  | Arithmetic shift right immediate | Rm, ASR # <immed_5></immed_5> |
| 23 | Rotate right immediate           | Rm, ROR # <immed_5></immed_5> |
| 5C | Register                         | [Rm]                          |
| C  | Rotate right extended            | Rm, RRX                       |
|    | Logical shift left register      | Rm, LSL Rs                    |
|    | Logical shift right register     | Rm, LSR Rs                    |
|    | Arithmetic shift right register  | Rm, ASR Rs                    |
|    | Rotate right register            | Rm, ROR Rs                    |
|    |                                  |                               |

| A           | Addressing Mode 4 - Multiple Data Transfer | Viultipl   | e Data Transfer  |
|-------------|--------------------------------------------|------------|------------------|
| Block load  | load                                       | Stack pop  | pop              |
| ΥI          | Increment After                            | FD         | Full Descending  |
| ЯI          | Increment Before                           | ED         | Empty Descending |
| DA          | Decrement After                            | FA         | Full Ascending   |
| DΒ          | Decrement Before                           | EA         | Empty Ascending  |
| Block store | store                                      | Stack push | push             |
| IA          | Increment After                            | ΕA         | Empty Ascending  |
| ΙΒ          | Increment Before                           | FA.        | Full Ascending   |
| DA          | Decrement After                            | ED         | Empty Descending |
| DB          | Decrement Before                           | FD         | Full Descending  |

|     | Condition Field           |
|-----|---------------------------|
| БQ  | Equal                     |
| N.E | Not equal                 |
| CS  | Carry Set                 |
| СС  | Carry clear               |
| MI  | Negative                  |
| Td  | Positive or zero          |
| VS  | Overflow                  |
| VC  | No overflow               |
| IH  | Unsigned higher           |
| ST  | Unsigned lower or same    |
| Œ   | Signed greater or equal   |
| TT  | Signed less than          |
| GT  | Signed greater than       |
| LE  | Signed less than or equal |
| AL  | Always                    |

| 15       | 14       | 13       | 12       | <b>11</b> | 01       | 9        | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        | Dec |
|----------|----------|----------|----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----|
| 00001111 | 00001110 | 00001101 | 00001100 | 00001011  | 00001010 | 00001001 | 00001000 | 00000111 | 00000110 | 00000101 | 00000100 | 00000011 | 00000010 | 00000001 | 00000000 | Bin |
| 0F       | Œ        | 9        | 8        | 0B        | 0A       | 09       | 08       | 07       | 06       | 05       | 04       | 03       | 02       | 01       | 00       | Hex |

|         | BIN      | Н    | D | BIN      | Н  | D  | BIN      | Н  | D  | BIN      | Ħ   |
|---------|----------|------|---|----------|----|----|----------|----|----|----------|-----|
|         | 00000000 | 00   | 4 | 00000100 | 04 | ∞  | 0001000  | 80 | 12 | 00001100 | රි  |
|         | 00000001 | 01 5 | 5 | 00000101 | 05 | 9  | 00001001 | 09 | 13 | 00001101 | e e |
|         | 00000010 | 02   | 6 | 01100000 | 90 | 10 | 01010000 | 0A | 14 | 00001110 | 0E  |
| <b></b> | 00000011 | 03 7 | 7 | 00000111 | 07 | 11 | 00001011 | 0B | 15 | 00001111 | 0F  |